davefiddes wrote: ↑Tue Nov 18, 2025 6:06 pm
Did you check the board was working before soldering it to the inverter chassis & mosfets? I would recommend bench testing with just 12V and CAN. The inverter should come up and report that the gate drivers are all OK. It doesn't need the big mosfets to function. You shouldn't need to dismount to debug though.
The REGERRR and REGERRL errors are the sort of thing I have seen when the gate drive PSU is turned off. It would be worth double checking the gate drive PSU for each phase in turn. You do this with TP6/TP7/TP8 for phase A, TP9/TP10/TP11 for phase C and TP12/TP13/TP14 for phase B. I measured 12.7V for the positive supply and -5.1V for the negative supply for each phase. This matches Damien's video I think.
If the phase C PSU is not working it may have current limited as Damien explained. You might have to desolder the relevant STGAP1AS to see if it is a PSU problem or a gate driver chip problem. I found access around the "hot" side of the gate drivers to be quite fiddly. I can imagine it being really easy to end up with a short or nudging one of the many passives.
Jack Bauer wrote: ↑Tue Nov 18, 2025 6:23 pm
Running the latest build in the V50 now from Dave's github. All temps reporting correctly.
In general, do please follow the procedure in the video. I know it's tempting to skip parts when you want to see a result , I know that all too well but it almost never works out to be quicker.
I did check these voltages as per the video when I did it initially - the video only covers TP6/TP7/TP8. I didn't know to check the other ones. The other mistake I did make was that I didn't check with WiFi after this step to see that they were all ok.
That said, these are my voltages. Interestingly, I only see a discrepancy on Phase B (which seems inverted compared to the silkscreen labels and with drastically different voltages)
Phase A TP7: TP6 / TP8: 12.74V / -5.16V
Phase B TP13: TP12 / TP14: 3.544V / -14.02V
Phase C TP10: TP9 / TP11: 12.83V / -5.12V
I can understand Phase B giving me problems given it was the first set of gate drivers I soldered on. Is there a chance the errors on the interface are attributed to the wrong gate driver? In the mean time, I'll check the Phase B gate drivers and see what's going on